logo
  • English
  • Spanish
  • Log In
logo
  • Scientific Production
  • Projects
  • Human Talent
  • Institutions
  • Infrastructure
  • English
  • Spanish
  • Log In
  1. Home
  2. Browse by Department

Browsing by Department "2-s2.0-84860127081"

  • 0-9
  • A
  • B
  • C
  • D
  • E
  • F
  • G
  • H
  • I
  • J
  • K
  • L
  • M
  • N
  • O
  • P
  • Q
  • R
  • S
  • T
  • U
  • V
  • W
  • X
  • Y
  • Z
Results Per Page
Sort Options
  • Publication
    SET susceptibility analysis in buffered tree clock distribution networks
    ( 2011-12-01)
    Chipana R.
    ;
    Kastensmidt F.
    ;
    TONFAT SECLEN, JORGE LUCIO
    ;
    Reis R.
    ;
    Guthaus M.
    Clock networks are composed of buffers and flip-flops that are susceptible to Single Event Transient (SET) faults. Therefore, it is important to evaluate in terms of SET vulnerability when designing radiation-hardened circuits. For that, we developed an automatic method of extraction of clock network parameters from any ASIC design layout to allow a more precise SET propagation analysis by electrical simulations. Preliminary results investigate SET propagation in two clock networks. By using the proposed methodology, it is possible to evaluate alternative clock network designs constraints such as different number and size of buffers, clock gating and fan-out branch paths. Each solution may lead into a distinct SET susceptibility clock network map. © 2011 IEEE.
logo
National Council for Science, Technology and Innovation - CONCYTEC Avenida Del Aire 485 - San Borja Lima - Perú Call Center: 0051-1-399-0030 perucris@concytec.gob.pe
Cookie settings Terms of use Visitor's handbook