Title
Design of a CMOS cross-coupled voltage doubler
Date Issued
27 January 2017
Access level
metadata only access
Resource Type
conference paper
Publisher(s)
Institute of Electrical and Electronics Engineers Inc.
Abstract
This paper describes a design procedure for a CMOS voltage doubler. Test-bench circuit are used to verify the performance of the design. Several equations that relate performance parameters with design variables are presented. This set of equations considers both transient and steady state behavior. Various known energy losses such as switching and conduction losses were taken into account for transistors sizing. The effects of the characteristics of the pump capacitors are analyzed and evaluated through electrical simulations. A design example based on AMS 0.35μm process is presented.
Language
English
OCDE Knowledge area
Ingeniería eléctrica, Ingeniería electrónica
Scopus EID
2-s2.0-85015250146
ISBN of the container
9781509025312
Conference
Proceedings of the 2016 IEEE ANDESCON, ANDESCON 2016
Sources of information: Directorio de Producción Científica Scopus