Title
Multiple bit error detection and correction in memory
Date Issued
13 December 2010
Access level
metadata only access
Resource Type
conference paper
Author(s)
Mavrogiannakis N.
Lisboa C.A.
Argyrides C.
Carro L.
Universidad Federal de Río Grande del Sur
Abstract
Technology evolution provides ever increasing density of transistors in chips, lower power consumption and higher performance. In this environment the occurrence of multiple-bit upsets (MBUs) becomes a significant concern. Critical applications need high reliability, but traditional error mitigation techniques assume only the single error model, and only a few techniques to correct MBUs at algorithm level have been proposed. In this paper, a novel circuit level technique to detect and correct multiple errors in memory is proposed. Since it is implemented at circuit level, it is transparent to programmers. This technique is based in the Decimal Hamming coding and here it is compared to Reed Solomon coding at circuit level. Experimental results show that for memory words wider than 16 bits, the proposed technique is faster and imposes lower area overhead than optimized RS, while mitigating errors affecting up to 25% of the memory word. © 2010 IEEE.
Start page
652
End page
657
Language
English
OCDE Knowledge area
Ciencias de la computación Ingeniería eléctrica, Ingeniería electrónica
Scopus EID
2-s2.0-78649874017
Resource of which it is part
Proceedings - 13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools, DSD 2010
ISBN of the container
978-076954171-6
Conference
13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools, DSD 2010
Sources of information: Directorio de Producción Científica Scopus